### A Quantum Computer Architecture Perspective: Executing Quantum Applications on Real Quantum Processors

#### Carmen G. Almudever QuTech and Q&CE department Delft University of Technology

RITphotonics for Quantum.2 July 6, 2020









# TU Delft and QuTech







QuTech



# QuTech: FT QC roadmap





Fault tolerant QC roadmap



The Fault-Tolerant Quantum Computing roadmap aims for a full-stack scalable quantum computing system, including the qubit circuits, the control electronics, and the software layers such as compilers. The approach to achieve fault tolerance is based on quantum error correction, in which information is encoded redundantly enabling error detection without destroying quantum data. The qubit hardware systems are electron spins in quantum dots and superconducting quantum circuits.

Close collaboration with Intel Corporation since 2015 https://qutech.nl







# A quantum computer is not (is)

- It is not a replacement for classical computers
- It is an in-memory-computing device
- It is a co-processor in a (heterogeneous) multi-core architecture



X. Fu et. al, "eQASM: An Executable Quantum Instruction Set Architecture", IEEE International Symposium on High Performance Computer Architecture (HPCA), 2019.

Riesebos, L., et al. "Quantum Accelerated Computer Architectures." 2019 IEEE International Symposium on Circuits and Systems (ISCAS). IEEE, 2019.







Majoranas (Microsoft)

11111



# Where is QC now?

#### Coherence times and gate error rates

EXHIBIT 7 | Overview of Leading Quantum Computing Technologies During the NISQ Era

![](_page_5_Figure_2.jpeg)

The Next decade in Quantum Computing – And How to Play

https://www.bcg.com/publications/2018/next-decade-quantum-computing-how-play.aspx

**J**Delft

![](_page_5_Picture_7.jpeg)

![](_page_5_Picture_8.jpeg)

## Where is QC now?

![](_page_6_Figure_1.jpeg)

The Next decade in Quantum Computing – And How to Play https://www.bcg.com/publications/2018/next-decade-quantum-computing-how-play.aspx

![](_page_6_Picture_3.jpeg)

![](_page_6_Picture_4.jpeg)

![](_page_6_Picture_5.jpeg)

# Circuit-based quantum computer

![](_page_7_Picture_1.jpeg)

![](_page_7_Picture_2.jpeg)

![](_page_7_Picture_3.jpeg)

![](_page_7_Picture_4.jpeg)

# Circuit-based quantum computer

![](_page_8_Figure_1.jpeg)

K. Khammassi et al. OpenQL: A portable quantum programming framework for quantum accelerators. *arXiv preprint arXiv:2005.13283*, 2020.

![](_page_8_Picture_3.jpeg)

![](_page_8_Picture_4.jpeg)

![](_page_8_Picture_5.jpeg)

# Full-stack implementation

#### Ground floor

![](_page_9_Picture_2.jpeg)

![](_page_9_Picture_3.jpeg)

Superconducting quantum processor **TUDelft** 

![](_page_9_Picture_5.jpeg)

![](_page_9_Picture_6.jpeg)

### Quantum inspire

- Quantum Inspire - By QuTech

Knowledge base About Contact ( My QI

#### The multi hardware Quantum Technology platform

Run your own quantum algorithms on one of our simulators or hardware backends and experience the possibilities of quantum computing. Find out more below or get started immediately.

Get started

### Spin-2

![](_page_10_Picture_7.jpeg)

**T**UDelft

Backend status: Fridge temperature: Last calibration date: 5/23/. Learn more ∠

![](_page_10_Picture_9.jpeg)

Starmon-5

Backend status: ■ Idle Fridge temperature: 27mK Last calibration date: 7/1/2020 - 1:17:12 PM

ntum.2

|    | T1 (µs) | T2e (µs) | F1q (%) | F2q (%) | Finit (%) | FR/O (% |
|----|---------|----------|---------|---------|-----------|---------|
| q0 | 9.2     | 15.7     | 99.8    | 96.8    | 99.3      | 94.5    |
| q1 | 18.5    | 11.8     | 99.6    | 95.1    | 97.6      | 97.4    |
| q2 | 14.6    | 24.6     | 99.8    | n.a.    |           | 98.4    |
| q3 | 18.1    | 20.7     | 99.9    | 98.1    | 95        | 97.3    |
| q4 | 16.1    | 23.7     | 99.9    | 97.6    | 99.4      | 96.3    |

ritphotonics

for

![](_page_10_Picture_12.jpeg)

#### QX single-node simulator

| Backend status:    | 🔵 Idle       |
|--------------------|--------------|
| Number of simulate | d qubits: 26 |
| Available memory:  | 4GB          |
| Host:              | QuTech Delft |

#### Learn more ∠

![](_page_10_Picture_16.jpeg)

![](_page_10_Picture_17.jpeg)

# Full-stack challenges

- Quantum devices: enhancing coherence, operation fidelity and scalability
- **Control electronics**: Place classical control electronics at cryogenic temperatures.
- SW-HW co-design: programming languages, compilers, instruction set architecture and microarchitecture, hybrid classical-quantum computing paradigm

### Compilation (mapping) of quantum circuits in NISQ devices

C. G. Almudever et al. "The engineering challenges in quantum computing." *Design, Automation & Test in Europe Conference & Exhibition (DATE), 2017*.

S. Resch, and U R. Karpuzcu. "Quantum Computing: An Overview Across the System Stack." *arXiv preprint arXiv:1905.07240* (2019).

A.D. Córcoles et. al. "Challenges and Opportunities of Near-Term Quantum Computing Systems." *arXiv preprint arXiv:1910.02894* (2019).

![](_page_11_Picture_8.jpeg)

![](_page_11_Picture_9.jpeg)

![](_page_11_Picture_10.jpeg)

Transform the circuit to satisfy the target quantum processor constraints

#qubits definition qubits 7

#### Schedule operations to exploit parallelism

![](_page_12_Figure_4.jpeg)

**r** photonics

lm.2

Quantum &

Computer

Engineering

QuTech

11111

![](_page_12_Picture_5.jpeg)

#### Hardware constraints

- Elementary gate set: Single-qubit rotations and CZ
- Limited connectivity (topology): Nearest-neighbor interaction on 2D architectures
- Classical control: Control electronics are shared among qubits, e.g. three frequencies (red, pink, blue, green) are used for single-qubit gates in Surface-17

![](_page_13_Figure_5.jpeg)

![](_page_13_Picture_6.jpeg)

The mapping problem is NP-complete constrained optimization problem

#### Main approach

- To use heuristic search to build the circuit to respect the constraints. The circuit is rebuilt step-by-step. Requires an initial placement of qubits.
  - Satisfiability modulo theory (STM) solvers
  - Greedy randomized search and genetic algorithms

#### Alternative AI approaches

- Use temporal (AI) planners aided by constraint programming
- Reinforcement learning for qubit routing

### Cost function:

- Number of gates e.g. SWAP gates
- Circuit depth
- Success rate of the algorithm

![](_page_14_Picture_13.jpeg)

![](_page_14_Picture_14.jpeg)

![](_page_14_Picture_15.jpeg)

| Machine                    | Qubits | 2Q<br>Gates | Coherence<br>Time (us) | 1Q Error<br>(%) | 2Q Error<br>(%) | RO Error<br>(%) | Qubit Topology                                     |
|----------------------------|--------|-------------|------------------------|-----------------|-----------------|-----------------|----------------------------------------------------|
| IBM Q5<br>Tenerife         | 5      | 6           | 40                     | 0.2             | 4.76            | 6.21            | X                                                  |
| IBM Q14<br>Melbourne       | 14     | 18          | 30                     | 1.19            | 7.95            | 9.09            | <b>0-0-0-0-0</b> -0-0-0<br><b>0-0-0-0-0</b> -0-0-0 |
| IBM Q16<br>Rüschlikon      | 16     | 22          | 40                     | 0.22            | 7.14            | 4.15            |                                                    |
| Rigetti<br>Agave           | 4      | 3           | 15                     | 3.68            | 10.8            | 16.37           | • • • •                                            |
| Rigetti<br>Aspen1          | 16     | 18          | 20                     | 3.43            | 8.92            | 5.56            | •••••                                              |
| Rigetti<br>Aspen3          | 16     | 18          | 20                     | 3.79            | 5.37            | 6.65            | <b>***</b> ****                                    |
| UMD Trapped<br>Ion (UMDTI) | 5      | 10          | 1.5 x 10 <sup>6</sup>  | 0.2             | 1.00            | 0.6             |                                                    |

P. Murali, et al. "Full-Stack, Real-System Quantum Computer Studies: Architectural Comparisons and Design Insights." *arXiv preprint arXiv:1905.11349* (2019).

![](_page_15_Picture_3.jpeg)

![](_page_15_Picture_4.jpeg)

![](_page_15_Picture_5.jpeg)

![](_page_16_Figure_1.jpeg)

tum.2

for

Computer

Ingineering

QuTech

1111

**ŤU**Delft

![](_page_17_Figure_1.jpeg)

![](_page_17_Figure_2.jpeg)

R. Versluis,, et al. "Scalable quantum circuit and control for a superconducting surface code." *PARA*. 2017.

![](_page_17_Figure_4.jpeg)

Surface-17 QuTech-Intel

![](_page_17_Picture_6.jpeg)

R. Li, et al. "A crossbar network for silicon quantum dot qubits." *Science advances* ,2018.

L. Lao, et al. "Mapping of quantum circuits onto NISQ superconducting processors." *arXiv preprint arXiv:1908.04226*(2019).

![](_page_17_Picture_9.jpeg)

![](_page_17_Picture_10.jpeg)

#### Summary

- Optimal mapping strategies depend on both algorithm characteristics and quantum processor constraints
- Technology- specific compiler or general-purpose compiler
- Metrics and cost functions need further research
- So far, bottom-up approach (most of the works focus on superconducting qubits and IBM chips)

![](_page_18_Picture_6.jpeg)

![](_page_18_Picture_7.jpeg)

![](_page_18_Picture_8.jpeg)

# Structured DES methodologies for quantum computing architectures: a full-stack vertical co-design framework

Bottom-up approach: Machine-specific SW for NISQ HW Top-down approach: Application-specific SW for NISQ HW

#### Towards full-stack design space exploration: Top-down and bottom-up

- Optimise for a specific technology and application
- Provide HW design guidelines
- Scalability analysis
- Benchmark quantum systems against different quantum technologies

![](_page_19_Picture_7.jpeg)

 Define complete and representative set of benchmarks and overall performance metrics

![](_page_19_Picture_9.jpeg)

![](_page_19_Picture_10.jpeg)

![](_page_19_Picture_11.jpeg)

### Benchmarking full-stack quantum computing systems

![](_page_20_Figure_1.jpeg)

D. Mills et al., "Application-Motivated, Holistic Benchmarking of a Full Quantum Computing Stack," *arXiv preprint arXiv:2006.01273*, 2020.

![](_page_20_Picture_3.jpeg)

![](_page_20_Picture_4.jpeg)

![](_page_20_Picture_5.jpeg)

### Scalable Distributed (Modular) Architectures

![](_page_21_Figure_1.jpeg)

L. Vandersypen et al., "Interfacing spin qubits in quantum dots and donors—hot, dense, and coherent," npj Quantum Information, 2017.

![](_page_21_Picture_3.jpeg)

![](_page_21_Picture_4.jpeg)

![](_page_21_Picture_5.jpeg)

# Scalable Quantum Distributed Architectures: Computation and Communication stacks

![](_page_22_Picture_1.jpeg)

S. Rodrigo, S. Abadal, C.G. Almudever and E. Alarcón, "Will Quantum Computers Scale Without Inter-Chip Comms? A Structured Design Exploration to the Monolithic vs Distributed Architectures Quest", in progress (check arxiv soon).

![](_page_22_Picture_3.jpeg)

![](_page_22_Picture_4.jpeg)

![](_page_22_Picture_5.jpeg)

### A Quantum Computer Architecture Perspective: Executing Quantum Applications on Real Quantum Processors

### Thank you!

RITphotonics for Quantum.2 July 6, 2020

![](_page_23_Picture_3.jpeg)

![](_page_23_Picture_4.jpeg)

![](_page_23_Picture_5.jpeg)

![](_page_23_Picture_6.jpeg)